# ENGR-304-L

Software Lab 05

# Agenda

- 1. Attendance
- 2. Recap
- 3. Masking
- 4. IO Devices
- 5. Assembly with IO Devices
- 6. Getting Started

### Recap

- The stack is memory used to protect values of registers when function calls are made
- The stack grows towards program and data memory



Recall protocols & bit-fields



- Recall protocols & bit-fields
- How do we get just the "Write Protection" bit?



 How do we get just the "Write Protection" bit?



How do we set just the "Write Protection" bit to 0?



How do we set just the "Write Protection" bit to 1?



- How might we fill a register with just the "track" bits?
- Think for a while...



- How might we fill a register with just the "track" bits?
- Think for a while...

```
Ептог
                                                               Sector
                                                                             Command
                                          Track:
                        Error Code
                                                                  5 bits
                                                                                 5 bits
                             8 bits
                                                9 bits
Ready
                       Head Loaded
39
         movi \cdot r16, \cdot 0xB0E554AD \cdot \cdot \cdot \cdot / * \cdot 0xB0E554AD \cdot = \cdot DATA \cdot \cdot * /
40
         movi \cdot r17, \cdot 0x7FC00 \cdot \cdot \cdot \cdot \cdot / * \cdot 0x7FC00 \cdot = \cdot AND-MASK \cdot * /
41
         and rl6, rl6, rl7 ····/* apply mask */
42
         srli ·rl6, ·rl6, ·10 · · · · · / * · shift-right · 10 · bits · * /
         /* r16 now holds "track" bits */
43
```

Write Protection

Note .equ constants for readability & maintainability

```
37
38 .equ·TrackBitsMask, ·0x7FC00 · · · · /* · 0b0 . . .011111111110000000000 */
39 .equ·TrackBitsStartingBit, ·10 · · · /* · first · track · bit · is · bit · 10 · · */
40 movi · r16, ·0xB0E554AD · · · · /* · 0xB0E554AD · = · DATA · · */
41 movi · r17, ·TrackBitsMask · · · · /* · TrackBits · = · AND - MASK · */
42 and · r16, · r16, · r17 · · · · · /* · apply · TrackBits · mask · */
43 srli · r16, · r16, ·TrackBitsStartingBit · · /* · shift-right · to · right-edge · */
44 /* · r16 · now · holds · "track" · bits · */
```

### Register Bit-Masks

More assembly and masking examples in NIOS IO slide deck!

- I/O Devices
  - LEDs
  - Keyboards
  - Switches
  - Displays
  - •

- I/O Devices
  - LEDs
  - Keyboards
  - Switches
  - Displays
  - •
- Receive data from input devices
- Send data to output devices

- I/O Devices
  - LEDs
  - Keyboards
  - Switches
  - Displays
  - •
- Receive data from input devices like read data from memory
- Send data to output devices like write data to memory

- Options:
  - Separate Memory & I/O Address Spaces (Intel)
  - Unified Address Spaces (Motorola, NIOS)
- Unified Address Spaces
  - Inputs performed with Idwio, a non-caching Idw
  - Outputs performed with stwio, a non-caching stw

- Options:
  - Separate Memory & I/O Address Spaces (Intel)
  - Unified Address Spaces (Motorola, NIOS)
- Unified Address Spaces
  - Inputs performed with Idwio, a non-caching Idw
  - Outputs performed with stwio, a non-caching stw
  - Addresses not used for memory may be used for I/O devices
  - Each device is allocated a certain range of addresses
  - Bit-Fields within that range of addresses are defined to have certain meaning to the device

- PIO Core Devices
  - General Purpose I/O
  - Nice for "banks" of 2-state (1-bit, on/off) devices, ex: LEDs & Switches

- PIO Core Devices
  - General Purpose I/O
  - Nice for "banks" of 2-state (1-bit, on/off) devices, ex: LEDs & Switches
- Timer Device
  - Commonly needed / application-independent device
  - Has both input (configuration) and output (timing state)

- PIO Core Devices
  - General Purpose I/O
  - Nice for "banks" of 2-state (1-bit, on/off) devices, ex: LEDs & Switches
- Timer Device
  - Commonly needed / application-independent device
  - Has both input (configuration) and output (timing state)
- Note:
  - Addresses are byte-addressed
  - Offsets are by-word (4-bytes)
  - Effective Address = Port\_Base\_Address + 4\*offset

# PIO Core (Peripheral I/O device/port)

Table 9–2. Register Map for the PIO Core

| Offset | Register Name |                    | R/W | (n-1)                                                                                                                           |  | 2 | 1 | 0 |  |  |
|--------|---------------|--------------------|-----|---------------------------------------------------------------------------------------------------------------------------------|--|---|---|---|--|--|
| 0      | data          | read access        | R   | Data value currently on PIO inputs  New value to drive on PIO outputs                                                           |  |   |   |   |  |  |
|        |               | write access       | W   |                                                                                                                                 |  |   |   |   |  |  |
| 1      | directi       | on (1)             | R/W | Individual direction control for each I/O port. A value of<br>0 sets the direction to input; 1 sets the direction to<br>output. |  |   |   |   |  |  |
| 2      | interru       | iptmask <i>(1)</i> | R/W | IRQ enable/disable for each input port. Setting a bit to 1 enables interrupts for the corresponding port.                       |  |   |   |   |  |  |
| 3      | edgecap       | ture (1), (2)      | R/W | Edge detection for each input port.                                                                                             |  |   |   |   |  |  |

### Interval Timer Core

Table 24–3. Register Map—32-bit Timer

|        |         |     | Description of Bits               |     |   |      |       |      |     |
|--------|---------|-----|-----------------------------------|-----|---|------|-------|------|-----|
| Offset | Name    | R/W | 15                                |     | 4 | 3    | 2     | 1    | 0   |
| 0      | status  | RW  | (1)                               |     |   |      |       | RUN  | TO  |
| 1      | control | RW  |                                   | (1) |   | STOP | START | CONT | ITO |
| 2      | periodl | RW  | Timeout Period – 1 (bits [15:0])  |     |   |      |       |      |     |
| 3      | periodh | RW  | Timeout Period – 1 (bits [31:16]) |     |   |      |       |      |     |
| 4      | snapl   | RW  | Counter Snapshot (bits [15:0])    |     |   |      |       |      |     |
| 5      | snaph   | RW  | Counter Snapshot (bits [31:16])   |     |   |      |       |      |     |

## Lab Components



- Recommended Approach:
  - 1. Define .equ constants for all I/O device base addresses
  - 2. Define .equ constants for offsets (in bytes) to each I/O register
  - 3. Load the current device's base address constant into a register
  - 4. Use stwio and Idwio with the register and the offset constant

```
.equ.TIMER_BASE, .0x10800
.equ.PERIODH, .0xC
movia.rl6, .TIMER_BASE
stwio.r8, .PERIODH(rl6)
```

## Lab SW05 Tips

- Don't forget to initialize IO devices before use (if needed)
- Use .equ constants instead of hardcoding immediate values
- The .equ constants can be placed anywhere that an immediate value can be, including stwio offsets
- Immediate (.equ) values can be written in decimal, hex (0x) or binary (0b)
- Refer to "NIOS IO" slide deck for details on masking & IO devices

### Getting Started

- 1. Setup project directory for SW05 on the H: drive
- 2. Download SW05 files from Moodle or S: drive
- 3. Note that there are new reference files for this lab, the ones from previous labs also still apply
- 4. Start following directions in the lab assignment document